Ac electrical characteristics – Rainbow Electronics MAX1011 User Manual

Page 3

Advertising
background image

MAX1011

Low-Power, 90Msps, 6-Bit ADC

_______________________________________________________________________________________

3

AC ELECTRICAL CHARACTERISTICS

(V

CC

= +5V ±5%, V

CCO

= 3.3V ±300mV,

T

A

= +25°C

, unless otherwise noted.)

Note 1:

Best-fit straight-line linearity method.

Note 2:

A typical application will AC couple the analog input to the DC bias level present at the analog inputs (typically 2.35V).
However, it is also possible to DC couple the analog input (using differential or single-ended drive) within this common-
mode input range (Figures 4 and 5).

Note 3:

PSRR is defined as the change in the mid-gain, full-scale range as a function of the variation in V

CC

supply voltage,

expressed in decibels.

Note 4:

The current in the V

CCO

supply is a strong function of the capacitive loading on the digital outputs. To minimize supply tran-

sients and achieve optimal dynamic performance, reduce the capacitive-loading effects by keeping line lengths on the dig-
ital outputs to a minimum.

Note 5:

Offset-correction compensation enabled, 0.22µF at compensation inputs (Figures 2 and 3).

Note 6:

t

PD

and t

SKEW

are measured from the 1.4V level of the output clock, to the 1.4V level of either the rising or falling edge of a

data bit. t

DCLK

is measured from the 50% level of the clock-overdrive signal on TNK+ to the 1.4V level of DCLK. The capac-

itive load on the outputs is 15pF.

GAIN = GND, open, V

CC

GAIN = open (mid gain), f

IN

= 50MHz,

-1dB below full scale

GAIN = open (mid gain)

5.7

ENOB

M

5.6

5.85

Effective Number of Bits

GAIN = open (mid gain)

GAIN = GND (low gain)

Guaranteed by design

CONDITIONS

MHz

55

BW

Analog Input -0.5dB Bandwidth

Msps

90

f

MAX

Maximum Sample Rate

GAIN = V

CC

(high gain)

LSB

OFF

Input Offset (Note 5)

-0.5

0.5

dB

35.5

37

SINAD

Signal-to-Noise Plus Distortion
Ratio

Bits

5.85

ENOB

L

5.8

ENOB

H

(Note 6)

(Note 6)

ns

1

t

SKEW

Data Valid Skew

ns

3.0

t

PD

Clock to Data Propagation
Delay

UNITS

MIN

TYP

MAX

SYMBOL

PARAMETER

TNK+ to DCLK (Note 6)

ns

4.5

t

DCLK

Input to DCLK Delay

Figure 8

ns

5.5

t

AD

Aperture Delay

Figure 8

clock
cycle

1

PD

Pipeline Delay

TIMING CHARACTERISTICS

(Data outputs: R

L

= 1M

, C

L

= 15pF)

DYNAMIC PERFORMANCE

(Gain = open, external 90MHz clock (Figure 7), V

IN

= 20MHz sine, amplitude -1dB below

full scale, unless otherwise noted.)

Advertising