Technical update – Asus P/I-P55SP3AV User Manual
Page 80
Attention! The text in this document has been recognized automatically. To view the original document, you can use the "Original mode".

TECHNICAL UPDATE
Product Number:
Motherboard Revision:
Manual Revision:
P/I-P55SP3AV
1.2 and later
1.02
On page 1-4, the forth feature item should read:
• Write-back "Level 2" external static RAM cache with two cache
options, SRAM sockets and a cache module slot. The SRAM
socket allows installation of 256KB, 512KB, or 1MB of SRAM
cache chips. When a pipeline burst cache module is installed you
must remove the SRAM chips to prevent conflicts.
On page 1-5, the third feature item second sentence should read:
...The controller supports PIO Modes 3 and 4 at a maximum trans
fer rate of 17MB/second and Bus Master IDE DMA Mode 2 at
maximum transfer rate of 22MB/second.
On page 4-6, remove all references to 40MHz Ext Clock
On page 4-11, the Fan power connector in detail:
jp
17
B-
G-
GND
+ 12V
GND
CPU Fan Power Connector
P/I-P55SP3AV User's Manual