Figure 1.5. c8051f34a/b block diagram, Analog peripherals, Digital peripherals – Silicon Laboratories C8051F347 User Manual

Page 23: System clock setup, Usb peripheral, Sfr bus

Advertising
background image

Rev. 1.3

23

C8051F340/1/2/3/4/5/6/7/8/9/A/B/C/D

Figure 1.5. C8051F34A/B Block Diagram

Analog Peripherals

10-bit
200 ksps
ADC

A

M

U
X

Temp

Sensor

2 Comparators

+

-

VREF

VDD

CP0

VDD

+

-

CP1

VREF

Debug / Programming

Hardware

Port 0

Drivers

P0.0

AIN0 - AIN20

Port I/O Configuration

Digital Peripherals

Priority

Crossbar

Decoder

Crossbar Control

Power-On

Reset

Power

Net

UART0

Timers 0, 1,

2, 3

PCA/WDT

SMBus

SPI

P0.1
P0.2/XTAL1
P0.3/XTAL2
P0.4
P0.5
P0.6/CNVSTR
P0.7/VREF

Port 1

Drivers

Port 2

Drivers

Port 3

Drivers

P1.0
P1.1
P1.2
P1.3
P1.4
P1.5
P1.6
P1.7

P2.0
P2.1
P2.2
P2.3
P2.4
P2.5
P2.6
P2.7

P3.0/C2D

Supply

Monitor

System Clock Setup

External

Oscillator

Internal

Oscillator

XTAL1
XTAL2

Low Freq.

Oscillator*

Clock

Multiplier

Clock

Recovery

USB Peripheral

Controller

1 kB RAM

Full / Low

Speed

Transceiver

SFR

Bus

Voltage

Regulator

D+

D-

VBUS

VDD

VREG

GND

C2CK/RST

Reset

CIP-51 8051

Controller Core

64/32 kB ISP FLASH

Program Memory

256 Byte RAM

4/2 kB XRAM

C2D

UART1

Advertising
This manual is related to the following products: