Rainbow Electronics ATF1516ASL User Manual

Features, Enhanced features

Advertising
background image

1

High-
performance
EE-based CPLD

ATF1516AS
ATF1516ASL

Preliminary

Features

High-density, High-performance, Electrically-erasable Complex
Programmable Logic Device

– 256 Macrocells
– 5 Product Terms per Macrocell, Expandable up to 40 per Macrocell
– 160, 192, 208 pins
– 10 ns Maximum Pin-to-pin Delay
– Registered Operation Up To 100 MHz
– Enhanced Routing Resources

Flexible Logic Macrocell

– D/T/Latch Configurable Flip-flops
– Global and Individual Register Control Signals
– Global and Individual Output Enable
– Programmable Output Slew Rate
– Programmable Output Open Collector Option
– Maximum Logic Utilization by Burying a Register within a COM Output

Advanced Power Management Features

– Automatic 3 mA Standby for “L” Version (Maximum)
– Pin-controlled 4 mA Standby Mode (Typical)
– Programmable Pin-keeper Inputs and I/Os
– Reduced-power Feature per Macrocell

Available in Commercial and Industrial Temperature Ranges

Available in 160-lead PQFP, 192-pin PGA, and 208-lead RQFP Packages

Advanced EE Technology

– 100% Tested
– Completely Reprogrammable
– 10,000 Program/Erase Cycles
– 20 Year Data Retention
– 2000V ESD Protection
– 200 mA Latch-up Immunity

JTAG Boundary-scan Testing to IEEE Std. 1149.1-1990 and 1149.1a-1993 Supported

Fast In-System Programmability (ISP) via JTAG

PCI-compliant

3.3 or 5.0V I/O Pins

Security Fuse Feature

Enhanced Features

Improved Connectivity (Additional Feedback Routing, Alternate Input Routing)

Output Enable Product Terms

D-latch Mode

Combinatorial Output with Registered Feedback within Any Macrocell

Three Global Clock Pins

ITD (Input Transition Detection) Circuits on Global Clocks, Inputs and I/O

Fast Registered Input from Product Term

Programmable “Pin-keeper” Option

V

CC

Power-up Reset Option

Pull-up Option on JTAG Pins TMS and TDI

Advanced Power Management Features

– Edge Controlled Power-down “L”
– Individual Macrocell Power Option
– Disable ITD on Global Clocks, Inputs and I/O

Rev. 0994D–09/99

Advertising