Figure 12-1. block diagram – Rainbow Electronics DS3131 User Manual

Page 154

Advertising
background image

DS3131

154 of 174

Figure 11-12. 8-Bit Write Cycle

Motorola Mode (LIM = 1)
Arbitration Disabled (LARBE = 0)
Bus Transaction Time = Timed from LRDY

LRDY

LRDY

LRDY (LRDY = 0000)































LCLK

LA[19:0]

LD[7:0]

LD[15:8]

LR/

W

LDS

Address Valid

LBHE

LRDY

Three-State

Data Valid

1

2

3

4

5

6

7

8

9

10

Note:

The

LRDY signal must be detected by the 9th LCLK or the bus access attempted by the host is unsuccessful and the LBE status

bit is set.

Advertising