Diagrams, Figure 34. format 1 - i·s up to 24-bit data, Figure 35. format 2 - right justified 16-bit data – Cirrus Logic CS4362 User Manual
Page 37: Figure 36. format 3 - right justified 24-bit data, D in, Figures 33
Advertising

DS257F2
37
CS4362
9. DIAGRAMS
LRCK
SCLK
Left Channel
Right Channel
SDINx
+3 +2 +1
+5 +4
-1 -2 -3 -4 -5
+3 +2 +1
+5 +4
-1 -2 -3 -4
MSB
LSB
MSB
LSB
Figure 33. Format 0 - Left Justified up to 24-bit Data
LRCK
SCLK
Left Channel
Right Channel
SDINx
+3 +2 +1
+5 +4
-1 -2 -3 -4 -5
+3 +2 +1
+5 +4
-1 -2 -3 -4
MSB
MSB
LSB
LSB
Figure 34. Format 1 - I²S up to 24-bit Data
LRCK
SCLK
Left Channel
Right Channel
SDINx
6 5 4 3 2 1 0
9 8 7
15 14 13 12 11 10
6 5 4 3 2 1 0
9 8 7
15 14 13 12 11 10
32 clocks
Figure 35. Format 2 - Right Justified 16-bit Data
LRCK
SCLK
Left Channel
SDINx
6 5 4 3 2 1 0
7
23 22 21 20 19 18
6 5 4 3 2 1 0
7
23 22 21 20 19 18
32 clocks
0
Right Channel
Figure 36. Format 3 - Right Justified 24-bit Data
Advertising