Switching waveforms, Hardware store cycle – Cypress CY14B256L User Manual
Page 13

CY14B256L
Document Number: 001-06422 Rev. *H
Page 13 of 18
Hardware STORE Cycle
Parameter
Alt
Description
CY14B256L
Unit
Min
Max
t
PHSB
t
HLHX
Hardware STORE Pulse Width
15
ns
t
DELAY
t
HLQZ ,
t
BLQZ
Time Allowed to Complete SRAM Cycle
1
70
μs
t
ss
Soft Sequence Processing Time
70
us
Switching Waveforms
Figure 12. Hardware STORE Cycle
Figure 13. Soft Sequence Processing
$GGUHVV
$GGUHVV
$GGUHVV
$GGUHVV
6RIW6HTXHQFH
&RPPDQG
W
66
W
66
&(
$GGUHVV
9
&&
W
6$
W
&:
6RIW6HTXHQFH
&RPPDQG
W
&:
Notes
17. Read and Write cycles in progress before HSB are given this amount of time to complete.
18. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command.
19. Commands such as STORE and RECALL lock out IO until operation is complete which further increases this time. See specific command.