Cirrus Logic CS4265 User Manual

Page 3

Advertising
background image

DS657F3

3

CS4265

TABLE OF CONTENTS

1. PIN DESCRIPTIONS .......................................................................................................................... 7
2. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 9

SPECIFIED OPERATING CONDITIONS ............................................................................................. 9

ABSOLUTE MAXIMUM RATINGS ....................................................................................................... 9

DAC ANALOG CHARACTERISTICS ................................................................................................. 10

DAC COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE ............................ 11

ADC ANALOG CHARACTERISTICS ................................................................................................. 13

ADC ANALOG CHARACTERISTICS ................................................................................................. 15

ADC DIGITAL FILTER CHARACTERISTICS ..................................................................................... 16

DC ELECTRICAL CHARACTERISTICS ............................................................................................. 17

DIGITAL INTERFACE CHARACTERISTICS ...................................................................................... 18

SWITCHING CHARACTERISTICS - SERIAL AUDIO PORT ............................................................. 19

SWITCHING CHARACTERISTICS - I²C CONTROL PORT ............................................................... 22

3. TYPICAL CONNECTION DIAGRAM ................................................................................................... 23
4. APPLICATIONS ................................................................................................................................... 24

4.1 Recommended Power-Up Sequence ............................................................................................. 24

4.2 System Clocking ............................................................................................................................. 24

4.2.1 Master Clock ......................................................................................................................... 24

4.2.2 Master Mode ......................................................................................................................... 25

4.2.3 Slave Mode ........................................................................................................................... 25

4.3 High-Pass Filter and DC Offset Calibration .................................................................................... 25

4.4 Analog Input Multiplexer, PGA, and Mic Gain ................................................................................ 27

4.5 Input Connections ........................................................................................................................... 27

4.5.1 Pseudo-Differential Input ....................................................................................................... 27

4.6 Output Connections ........................................................................................................................ 28

4.7 Output Transient Control ................................................................................................................ 28

4.7.1 Power-Up .............................................................................................................................. 28

4.7.2 Power-Down .......................................................................................................................... 28

4.7.3 Serial Interface Clock Changes ............................................................................................. 28

4.8 DAC Serial Data Input Multiplexer .................................................................................................. 29

4.9 De-Emphasis Filter ......................................................................................................................... 29

4.10 Internal Digital Loopback .............................................................................................................. 29

4.11 Mute Control ................................................................................................................................. 30

4.12 AES3 Transmitter ......................................................................................................................... 30

4.12.1 TxOut Driver ........................................................................................................................ 30

4.12.2 Mono Mode Operation ......................................................................................................... 31

4.13 I²C Control Port Description and Timing ....................................................................................... 31

4.14 Status Reporting ........................................................................................................................... 32

4.15 Reset ............................................................................................................................................ 33

4.16 Synchronization of Multiple Devices ............................................................................................. 33

4.17 Grounding and Power Supply Decoupling .................................................................................... 33

4.18 Package Considerations ............................................................................................................... 33

5. REGISTER QUICK REFERENCE ........................................................................................................ 34
6. REGISTER DESCRIPTION .................................................................................................................. 36

6.1 Chip ID - Register 01h .................................................................................................................... 36

6.2 Power Control - Address 02h ......................................................................................................... 36

6.2.1 Freeze (Bit 7) ......................................................................................................................... 36

6.2.2 Power-Down MIC (Bit 3) ........................................................................................................ 36

6.2.3 Power-Down ADC (Bit 2) ....................................................................................................... 36

6.2.4 Power-Down DAC (Bit 1) ....................................................................................................... 37

6.2.5 Power-Down Device (Bit 0) ................................................................................................... 37

6.3 DAC Control - Address 03h ............................................................................................................ 37

Advertising