Figure 10.3h – Rainbow Electronics DS3134 User Manual

Page 178

Advertising
background image

DS3134

178 of 203

Figure 10.3H

8-Bit Write Cycle
Motorola Mode
(LIM = 1)
Arbitration Disabled (LARBE = 0)
Bus Transaction Time = Timed from LRDY* (LRDY = 0000)

Note:
The LRDY* signal must be detected by the 9th LCLK or the bus access attempted by the Host will be
unsuccessful and the LBE status bit will be set.

lb_pm1_v2
10.3H\
03/22/99

LCLK

LA[19:0]

LD[7:0]

LD[15:8]

LR/W*

LDS*

Address Valid

LBHE*

LRDY*

tri-state

Data Valid

1

2

3

4

5

6

7

8

9

10

Advertising