Tcppiienclrr), Descriptions, Section 4.19 – Texas Instruments TMS320DM357 User Manual

Page 96: Section 4.20

Advertising
background image

4.19 Transmit CPPI Interrupt Enable Set Register (TCPPIIENSETR)

4.20 Transmit CPPI Interrupt Enable Clear Register (TCPPIIENCLRR)

Registers

www.ti.com

The Transmit CPPI Interrupt Enable Set Register (TCPPIIENSETR) is shown in

Figure 34

and described

in

Table 35

.

Figure 34. Transmit CPPI Interrupt Enable Set Register (TCPPIIENSETR)

31

16

Reserved

R-0

15

4

3

0

Reserved

COMP_PENDING_INTR_EN

R-0

R/W-0

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 35. Transmit CPPI Interrupt Enable Set Register (TCPPIIENSETR) Field Descriptions

Bit

Field

Value

Description

31-4

Reserved

0

Reserved

3-0

COMP_PENDING_INTR_EN

0-Fh

Transmit CPPI High Priority Interrupt Enables

These are active high interrupt enables corresponding to the Transmit CPPI High
Priority Completion Pending status bits.

The Transmit CPPI Interrupt Enable Clear Register (TCPPIIENCLRR) is shown in

Figure 35

and

described in

Table 36

.

Figure 35. Transmit CPPI Interrupt Enable Clear Register (TCPPIIENCLRR)

31

16

Reserved

R-0

15

4

3

0

Reserved

COMP_PENDING_INTR_EN

R-0

R/W-0

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 36. Transmit CPPI Interrupt Enable Clear Register (TCPPIIENCLRR) Field Descriptions

Bit

Field

Value

Description

31-4

Reserved

0

Reserved

3-0

COMP_PENDING_INTR_EN

0-Fh

Writing a 1 to any of the bits in the Transmit CPPI Interrupt Enable Clear Register will
result in clearing of the corresponding bit in the Transmit CPPI High Priority Interrupt
Enable Register.

Universal Serial Bus (USB) Controller

96

SPRUGH3 – November 2008

Submit Documentation Feedback

Advertising