Ab signal descriptions, Audio signals, Analog vga (no vga support) – ADLINK Express-BE User Manual

Page 18: Lvds

Advertising
background image

Page 18

Express-BE

3.3. AB Signal Descriptions

3.3.1. Audio Signals

Signal

Pin #

Description

I/O

PU/PD

Comment

AC_RST# /
HDA_RST#

A30

Reset output to CODEC, active low.

O 3.3VSB

AC_SYNC /
HDA_SYNC

A29

Sample-synchronization signal to the CODEC(s).

O 3.3V

AC_BITCLK /
HDA_BITCLK

A32

Serial data clock generated by the external
CODEC(s).

I/O 3.3V

AC _SDOUT /
HDA_SDOUT

A33

Serial TDM data output to the CODEC.

O 3.3V

AC _SDIN[2:0]
HDA_SDIN[2:0]

B28
B30

Serial TDM data inputs from up to 3 CODECs.

I/O 3.3VSB

AC_SDIN0: supported
AC_SDIN1: supported
AC_SDIN2: supported

3.3.2. Analog VGA (No VGA support)

Signal

Pin # Description

I/O

PU/PD

Comment

VGA_RED

B89

Red for monitor.
Analog DAC output, designed to drive a
37.5-Ohm equivalent load.

O Analog

PD 150R

shall also be terminated on the
carrier with 150Ω resistor to
ground close to VGA connector

VGA_GRN

B91

Green for monitor
Analog DAC output, designed to drive a
37.5-Ohm equivalent load.

O Analog

PD 150R

shall also be terminated on the
carrier with 150Ω resistor to
ground close to VGA connector

VGA_BLU

B92

Blue for monitor.
Analog DAC output, designed to drive a
37.5-Ohm equivalent load.

O Analog

PD 150R

shall also be terminated on the
carrier with 150Ω resistor to
ground close to VGA connector

VGA_HSYNC

B93

Horizontal sync output to VGA monitor

O 3.3V

VGA_VSYNC

B94

Vertical sync output to VGA monitor

O 3.3V

VGA_I2C_CK

B95

DDC clock line (I²C port dedicated to identify
VGA monitor capabilities)

I/O OD 3.3V

PU 2k2 3.3V

VGA_I2C_DAT

B96

DDC data line.

I/O OD 3.3V

PU 2k2 3.3V

3.3.3. LVDS

Signal

Pin #

Description

I/O

PU/PD

Comment

LVDS_A0+ / eDP_TX2+
LVDS_A0- / eDP_TX2-
LVDS_A1+ / eDP_TX1+
LVDS_A1- / eDP_TX1-
LVDS_A2+ / eDP_TX0+
LVDS_A2- / eDP_TX0-
LVDS_A3+
LVDS_A3-

A71
A72
A73
A74
A75
A76
A78
A79

LVDS Channel A differential pairs

O LVDS

LVDS_A_CK+ / eDP_TX3+
LVDS_A_CK- / eDP_TX3-

A81
A82

LVDS Channel A differential clock

O LVDS

Advertising