Figure 1 – Texas Instruments TMS320DM643X DMP User Manual

Page 9

Advertising
background image

8

Receiver

Buffer

Register

Divisor

Latch (LS)

Divisor

Latch (MS)

Baud

Generator

Receiver

FIFO

Line

Status

Register

Transmitter

Holding

Register

Modem

Control

Register

Line

Control

Register

Transmitter

FIFO

Interrupt

Enable

Register

Interrupt

Identification

Register

FIFO

Control

Register

Interrupt/

Event

Control

Logic

S
e

l

e
c

t

Data

Bus

Buffer

RX

TX

Peripheral
Bus

S
e

l

e
c

t

Receiver

Shift

Register

Receiver

Timing and

Control

Transmitter

Timing and

Control

Transmitter

Shift

Register

Control

Logic

16

8

8

8

8

8

Interrupt to CPU

16

8

pin

pin

8

8

8

8

Power and

Emulation

Control

Register

Event to DMA controller

www.ti.com

Introduction

Figure 1. UART Block Diagram

9

SPRU997C – December 2009

Universal Asynchronous Receiver/Transmitter (UART)

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated

Advertising