Figure 6. control port timing - spi format – Cirrus Logic CS4384 User Manual
Page 17

DS620F1
17
CS4384
SWITCHING CHARACTERISTICS - CONTROL PORT - SPI FORMAT
(Inputs: Logic 0 = GND, Logic 1 = VLC, C
L
= 30 pF)
Notes:
18. t
spi
only needed before first falling edge of CS after RST rising edge. t
spi
= 0 at all other times.
19. Data must be held for sufficient time to bridge the transition time of CCLK.
20. For F
SCK
< 1 MHz.
Parameter
Symbol
Min
Max
Unit
CCLK Clock Frequency
f
sclk
-
6
MHz
RST Rising Edge to CS Falling
t
srs
500
-
ns
CCLK Edge to CS Falling
t
spi
500
-
ns
CS High Time Between Transmissions
t
csh
1.0
-
µs
CS Falling to CCLK Edge
t
css
20
-
ns
CCLK Low Time
t
scl
66
-
ns
CCLK High Time
t
sch
66
-
ns
CDIN to CCLK Rising Setup Time
t
dsu
40
-
ns
CCLK Rising to DATA Hold Time
t
dh
15
-
ns
Rise Time of CCLK and CDIN
t
r2
-
100
ns
Fall Time of CCLK and CDIN
t
f2
-
100
ns
t r2
t f2
t dsu t dh
t sch
t scl
C S
C C L K
C D IN
t css
t csh
t spi
t srs
R S T
Figure 6. Control Port Timing - SPI Format