3 pll clock output disable (clkoutdis), 3 device configuration 1 (address 03h), 1 r-mod selection (rmodsel[2:0]) – Cirrus Logic CS2100-CP User Manual

Page 26: P 26, Cs2100-cp

Advertising
background image

CS2100-CP

26

DS840F2

8.2.3

PLL Clock Output Disable (ClkOutDis)

This bit controls the output driver for the CLK_OUT pin.

8.3

Device Configuration 1 (Address 03h)

8.3.1

R-Mod Selection (RModSel[2:0])

Selects the R-Mod value, which is used as a factor in determining the PLL’s Fractional N.

8.3.2

Auxiliary Output Source Selection (AuxOutSrc[1:0])

Selects the source of the AUX_OUT signal.

Note:

When set to 11, AuxLckCfg sets the polarity and driver type. See

“AUX PLL Lock Output Config-

uration (AuxLockCfg)” on page 28

.

ClkOutDis

Output Driver State

0

CLK_OUT output driver enabled.

1

CLK_OUT output driver set to high-impedance.

Application:

“PLL Clock Output” on page 20

7

6

5

4

3

2

1

0

RModSel2

RModSel1

RModSel0

Reserved

Reserved

AuxOutSrc1

AuxOutSrc0

EnDevCfg1

RModSel[2:0]

R-Mod Selection

000

Left-shift R-value by 0 (x 1).

001

Left-shift R-value by 1 (x 2).

010

Left-shift R-value by 2 (x 4).

011

Left-shift R-value by 3 (x 8).

100

Right-shift R-value by 1 (÷ 2).

101

Right-shift R-value by 2 (÷ 4).

110

Right-shift R-value by 3 (÷ 8).

111

Right-shift R-value by 4 (÷ 16).

Application:

“Ratio Modifier (R-Mod)” on page 18

AuxOutSrc[1:0]

Auxiliary Output Source

00

RefClk.

01

CLK_IN.

10

CLK_OUT.

11

PLL Lock Status Indicator.

Application:

“Auxiliary Output” on page 20

Advertising