Table 6-33, Interrupt identification register decode, Maps and registers – Artesyn ATCA 7370 / ATCA 7370-S Installation and Use (January 2015) User Manual
Page 136

Maps and Registers
ATCA-7370/ATCA-7370-S Installation and Use (6806800P54H)
136
2:1
Interrupt priority level and source:
11: Receiver line status
10: Receiver data available
01: Transmitter holding register empty
00: Modem status
0
LPC: r
3
Time Out Detected:
0: No time out interrupt is pending
1: Character time-out indication (FIFO mode
only)
0
LPC: r
5:4
Reserved
0
LPC: r
7:6
FIFO Mode Enable bits:
00: Default mode
01: Reserved
10: Reserved
11: FIFO mode
0
LPC: r
Table 6-33 Interrupt Identification Register Decode
Interrupt
ID
Interrupt Set/Reset Function
3:0
Priority
Type
Source
Reset Control
0b0001
-
None
No Interrupt is pending
-
0b0110
1
Receiver
Line Status
Overrun Error, Parity Error,
Framing Error, Break
Interrupt.
Reading the Line Status
Register.
0b0100
2
Received
Data
available.
Non-FIFO mode: Receive
Buffer is full.
Non-FIFO mode: Reading the
Receiver Buffer Register.
FIFO mode: Trigger level was
reached.
FIFO mode: Reading bytes
until Receiver FIFO drops
below trigger level or setting
RESETRF bit in FCR register.
Table 6-32 Interrupt Identification Register (IIR) (continued)
LPC IO Address: Base + 2
Bit
Description
Default
Access