3 didr0 – digital input disable register 0, Attiny43u – Rainbow Electronics ATtiny43U User Manual

Page 114

Advertising
background image

114

8048B–AVR–03/09

ATtiny43U

• Bit 4 – ACI: Analog Comparator Interrupt Flag

This bit is set by hardware when a comparator output event triggers the interrupt mode defined
by ACIS1 and ACIS0. The Analog Comparator interrupt routine is executed if the ACIE bit is set
and the I-bit in SREG is set. ACI is cleared by hardware when executing the corresponding inter-
rupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag.

• Bit 3 – ACIE: Analog Comparator Interrupt Enable

When the ACIE bit is written logic one and the I-bit in the Status Register is set, the Analog Com-
parator interrupt is activated. When written logic zero, the interrupt is disabled.

• Bit 2 – Res: Reserved Bit

These bits are reserved and will always read zero.

• Bits 1, 0 – ACIS1, ACIS0: Analog Comparator Interrupt Mode Select

These bits determine which comparator events that trigger the Analog Comparator interrupt. The
different settings are shown in

Table 15-2

.

When changing the ACIS1/ACIS0 bits, the Analog Comparator Interrupt must be disabled by
clearing its Interrupt Enable bit in the ACSR Register. Otherwise an interrupt can occur when the
bits are changed.

15.2.3

DIDR0 – Digital Input Disable Register 0

• Bits 7, 6 – Res: Reserved Bits

These bits are reserved and will always read zero.

• Bits 5, 4 – AIN1D, AIN0D: Analog Comparator I/O

When this bit is written logic one, the digital input buffer on the AIN1/0 pin is disabled. The corre-
sponding PIN Register bit will always read as zero when this bit is set. When an analog signal is
applied to the AIN1/0 pin and the digital input from this pin is not needed, this bit should be writ-
ten logic one to reduce power consumption in the digital input buffer.

Table 15-2.

ACIS1/ACIS0 Settings

ACIS1

ACIS0

Interrupt Mode

0

0

Comparator Interrupt on Output Toggle.

0

1

Reserved

1

0

Comparator Interrupt on Falling Output Edge.

1

1

Comparator Interrupt on Rising Output Edge.

Bit

7

6

5

4

3

2

1

0

0x01 (0x21)

AIN1D

AIN0D

ADC3D

ADC2D

ADC1D

ADC0D

DIDR0

Read/Write

R

R

R/W

R/W

R/W

R/W

R/W

R/W

Initial Value

0

0

0

0

0

0

0

0

Advertising