Table 5-12, Super io lpc control register, Table 5-13 – Artesyn ATCA-7480 Installation and Use (February 2015) User Manual
Page 105: Maps and registers
Advertising

Maps and Registers
ATCA-7480 Installation and Use (6806800T17A)
105
Table 5-12 Super IO LPC Control Register
Index Address: 0x28
Bit
Description
Default
Access
0
LPC Bus Wait States:
1: Long wait states (sync 6)
1
LPC: r
7:1
Reserved
0
LPC: r
Table 5-13 Global Super IO SERIRQ and Pre-divide Control Register
Index Address: 0x29
Bit
Description
Default
Access
0
SERIRQ enable:
0: disabled. Serial interrupts disabled.
1: enabled. Logical devices participate in
interrupt generations.
0
LPC: r/w
1
SERIRQ Mode:
1: Continuous Mode
1
LPC: r
3:2
UART Clock pre-divide
00: divide by 1
01: divide by 8
10: divide by 26 (CLK_UART is 48 MHz)
11: reserved
0
LPC: r/w
7:4
Reserved
0
LPC: r
Advertising
This manual is related to the following products: