4 ac characteristics for synchronous burst read – Samsung MUXONENAND A-DIE KFM2G16Q2A User Manual

Page 142

Advertising
background image

MuxOneNAND2G(KFM2G16Q2A-DEBx)

- 142 -

FLASH MEMORY

MuxOneNAND4G(KFN4G16Q2A-DEBx)

5.4 AC Characteristics for Synchronous Burst Read

See Timing Diagrams 6.1, 6.2, 6.3, 6.4 and 6.24

NOTE :
1) If OE is disabled at the same time or before CE is disabled, the output will go to high-z by t

OEZ

.

If CE is disabled at the same time or before OE is disabled, the output will go to high-z by t

CEZ

.

If CE and OE are disabled at the same time, the output will go to high-z by t

OEZ

.

2) It is the following clock of address fetch clock.

Parameter

Symbol

66MHz

83MHz

Unit

Min

Max

Min

Max

Clock

CLK

1

66

1

83

MHz

Clock Cycle

t

CLK

15

-

12

-

ns

Initial Access Time

t

IAA

-

70

-

70

ns

Burst Access Time Valid Clock to Output Delay

t

BA

-

11

-

9

ns

AVD Setup Time to CLK

t

AVDS

5

-

4

-

ns

AVD Hold Time from CLK

t

AVDH

2

-

2

-

ns

AVD High to OE Low

t

AVDO

0

-

0

-

ns

Address Setup Time to CLK

t

ACS

5

-

4

-

ns

Address Hold Time from CLK

t

ACH

6

-

6

-

ns

Data Hold Time from Next Clock Cycle

t

BDH

3

-

2

-

ns

Output Enable to Data

t

OE

-

20

-

20

ns

CE Disable to Output & RDY High Z

t

CEZ1)

-

20

-

20

ns

OE Disable to Output High Z

t

OEZ1)

-

15

-

15

ns

CE Setup Time to CLK

t

CES

6

-

4.5

-

ns

CLK High or Low Time

t

CLKH/L

t

CLK

/3

-

5

-

ns

CLK

2)

to RDY valid

t

RDYO

-

11

-

9

ns

CLK to RDY Setup Time

t

RDYA

-

11

-

9

ns

RDY Setup Time to CLK

t

RDYS

4

-

3

-

ns

CE low to RDY valid

t

CER

-

15

-

15

ns

Advertising
This manual is related to the following products: