Digitalcharacteristics (cont.), Cs4373a, Digital characteristics (cont.) – Cirrus Logic CS4373A User Manual

Page 13

Advertising
background image

CS4373A

DS699F2

13

DIGITAL CHARACTERISTICS (CONT.)

Notes: 25. MCLK is generated by the CS5376A digital filter. If MCLK is disabled, the device automatically enters

a power-down state.

26. MSYNC is generated by the CS5376A digital filter and is latched on MCLK rising edge, synchronization

instant (t

0

) on next MCLK rising edge.

27. TDATA can be delayed from 0 to 63 full bit periods by the CS5376A test bit stream generator. The timing

diagram shows no TBSDATA delay.

Parameter

Symbol Min Typ

Max

Unit

Master Clock

MCLK Frequency

(

Note 25

)

f

CLK

-

2.048

-

MHz

MCLK Period

(

Note 25

)

t

mclk

-

488

-

ns

MCLK Duty Cycle

(

Note 8

)

MCLK

DC

40

-

60

%

MCLK Rise Time

(

Note 8

)

t

RISE

-

-

50

ns

MCLK Fall Time

(

Note 8

)

t

FALL

-

-

50

ns

MCLK Jitter (In-band or aliased in-band)

(

Note 8

)

MCLK

IBJ

-

-

300

ps

MCLK Jitter (Out-of-band)

(

Note 8

) MCLK

OBJ

-

-

1

ns

Master Sync

MSYNC Setup Time to MCLK rising

(

Note 8, 26

)

t

mss

20

122

-

ns

MSYNC Period

(

Note 8, 26

)

t

msync

40

976

-

ns

MSYNC Hold Time after MCLK falling

(

Note 8, 26

)

t

msh

20

122

-

ns

MSYNC Instant to TDATA Start

(

Note 8, 27

)

t

tdata

-

1220

-

ns

Advertising