Switching characteristics - spi control port, Figure 7. control port timing - spi format, Figure 7.control port timing - spi format – Cirrus Logic CS43L21 User Manual

Page 19

Advertising
background image

DS723F1

19

CS43L21

SWITCHING CHARACTERISTICS - SPI CONTROL PORT

(Inputs: Logic 0 = DGND, Logic 1 = VL)

15. Data must be held for sufficient time to bridge the transition time of CCLK.

16. For f

sck

<1 MHz.

Parameter

Symbol Min

Max

Units

CCLK Clock Frequency

f

sck

0

6.0

MHz

RESET

Rising Edge to CS Falling

t

srs

20

-

ns

CS Falling to CCLK Edge

t

css

20

-

ns

CS High Time Between Transmissions

t

csh

1.0

-

s

CCLK Low Time

t

scl

66

-

ns

CCLK High Time

t

sch

66

-

ns

CDIN to CCLK Rising Setup Time

t

dsu

40

-

ns

CCLK Rising to DATA Hold Time

(Note 15)

t

dh

15

-

ns

Rise Time of CCLK and CDIN

(Note 16)

t

r2

-

100

ns

Fall Time of CCLK and CDIN

(Note 16)

t

f2

-

100

ns

CS

CCLK

CDIN

RST

t

srs

t

scl

t

sch

t

css

t

r2

t

f2

t

csh

t

dsu

t

dh

Figure 7. Control Port Timing - SPI Format

Advertising