Table 116, At8xc51snd1c – Rainbow Electronics AT89C51SND1C User Manual

Page 128

Advertising
background image

128

AT8xC51SND1C

4109E–8051–06/03

Table 116. MMINT Register

MMINT (S:E7h Read Only) – MMC Interrupt Register

Reset Value = 0000 0011b

7

6

5

4

3

2

1

0

MCBI

EORI

EOCI

EOFI

F2FI

F1FI

F2EI

F1EI

Bit

Number

Bit

Mnemonic

Description

7

MCBI

MMC Card Busy Interrupt Flag
Set by hardware when the card enters or exits its busy state (when the busy
signal is asserted or deasserted on the data line).
Cleared when reading MMINT.

6

EORI

End of Response Interrupt Flag
Set by hardware at the end of response reception.
Cleared when reading MMINT.

5

EOCI

End of Command Interrupt Flag
Set by hardware at the end of command transmission.
Clear when reading MMINT.

4

EOFI

End of Frame Interrupt Flag
Set by hardware at the end of frame (stream or block) transfer.
Clear when reading MMINT.

3

F2FI

FIFO 2 Full Interrupt Flag
Set by hardware when second FIFO becomes full.
Cleared by hardware when second FIFO becomes empty.

2

F1FI

FIFO 1 Full Interrupt Flag
Set by hardware when first FIFO becomes full.
Cleared by hardware when first FIFO becomes empty.

1

F2EI

FIFO 2 Empty Interrupt Flag
Set by hardware when second FIFO becomes empty.
Cleared by hardware when second FIFO becomes full.

0

F1EI

FIFO 1 Empty Interrupt Flag
Set by hardware when first FIFO becomes empty.
Cleared by hardware when first FIFO becomes full.

Advertising