The xcvr1 tab, Status, The xcvr1 tab –13 – Altera DSP Development Kit, Stratix V Edition User Manual

Page 37: Status –13

Advertising
background image

Chapter 6: Board Test System

6–13

Using the Board Test System

July 2013

Altera Corporation

DSP Development Kit, Stratix V Edition

User Guide

The XCVR1 Tab

The XCVR1 tab allows you to perform loopback tests on the SDI, HSMA Transceivers,
HSMA LVDS, and HSMA CMOS Parallel interfaces.

Figure 6–7

shows the XCVR1 tab.

1

You must have the loopback HSMC installed on the HSMC connector Port A and the
SDI loopback cable for all tests to function in external loopback mode. Otherwise, set
the PMA setting tab to test internal loopback mode (serial loopback = 1).

The following sections describe the controls on the XCVR1 tab.

Status

The Status control displays the following status information during the loopback test:

PLL lock

—Shows the PLL locked or unlocked state.

Channel lock

—Shows the channel locked or unlocked state. When locked, all

lanes are word aligned and channel bonded, and all TX and RX PLL lanes are
phase locked to data; RX lanes are word aligned and deskewed.

Figure 6–7. The XCVR1 Tab

Advertising
This manual is related to the following products: