Avago Technologies LSI53C896 User Manual

Page 146

Advertising
background image

4-34

Registers

Version 3.3

Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.

(This SCSI synchronous core clock is determined in
SCNTL3 bits [6:4], ExtCC = 1 if SCNTL1 bit 7 is asserted
and the LSI53C896 is sending data. ExtCC = 0 if the
LSI53C896 is receiving data.)

SXFERP = 100

÷

25 = 4

Where

Table 4.3

shows examples of synchronous transfer periods and rates for

SCSI-1.

Table 4.4

shows example transfer periods and rates for Fast SCSI-2,

Ultra and Ultra 2.

SXFERP

Synchronous transfer period

SSCP

SCSI synchronous core period

SSCF

SCSI synchronous core frequency

ExtCC

Extra clock cycle of data setup

Table 4.3

Examples of Synchronous Transfer Periods and Rates
for SCSI-1

CLK (MHz)

SCSI CLK

÷

SCNTL3 Bits [6:4]

XFERP

Synch. Transfer

Period (ns)

Synch. Transfer

Rate (Mbytes)

66.67

3

4

180

5.55

66.67

3

5

225

4.44

50

2

4

160

6.25

5

2

5

200

5

40

4

4

200

5

37.50

1.5

4

160

6.25

33.33

1.5

4

180

5.55

25

1

4

160

6.25

20

1

4

200

5

16.67

1

4

240

4.17

Advertising