Table 6.16 interrupt output, Figure6.10 interrupt output, Pci and external memory interface timing diagrams – Avago Technologies LSI53C896 User Manual

Page 282: Interrupt output

Advertising
background image

6-14

Specifications

Version 3.3

Copyright © 1998–2003 by LSI Logic Corporation. All rights reserved.

Table 6.16

and

Figure 6.10

provide Interrupt Output timing data.

Figure 6.10 Interrupt Output

6.4 PCI and External Memory Interface Timing Diagrams

Tables

6.17

through

6.38

and Figures

6.11

through

6.34

represent signal

activity when the LSI53C896 accesses the PCI bus. This section
includes timing diagrams for access to three groups of memory
configurations. The first group applies to

Target Timing

. The second

group applies to

Initiator Timing

. The third group applies to

External Memory Timing

.

Note:

Multiple byte accesses to the external memory bus
increase the read or write cycle by 11 clocks for each
additional byte.

Timing diagrams included in this section are:

Target Timing

PCI Configuration Register Read

PCI Configuration Register Write

Operating Registers/SCRIPTS RAM Read, 32-Bit

Table 6.16

Interrupt Output

Symbol

Parameter

Min

Max

Unit

t

1

CLK HIGH to IRQ/ LOW

2

11

ns

t

2

CLK HIGH to IRQ/ HIGH

2

11

ns

t

3

IRQ/ deassertion time

3

CLK

t

1

t

2

IRQ/

CLK

t

3

Advertising