Freescale Semiconductor 56F8122 User Manual

Page 37

Advertising
background image

Peripheral Memory Mapped Registers

56F8322 Technical Data, Rev. 10.0

Freescale Semiconductor

37

Preliminary

The following tables list all of the peripheral registers required to control or access the peripherals.

Note: Features in italics are NOT available on the 56F8122 device.

Table 4-7 Data Memory Peripheral Base Address Map Summary

Peripheral

Prefix

Base Address

Table Number

Timer A

TMRA

X:$00 F040

4-8

Timer C

TMRC

X:$00 F0C0

4-9

PWM A

PWMA

X:$00 F140

4-10

Quadrature Decoder 0

DEC0

X:$00 F180

4-11

ITCN

ITCN

X:$00 F1A0

4-12

ADC A

ADCA

X:$00 F200

4-13

Temperature Sensor

TSENSOR

X:$00 F270

4-14

SCI #0

SCI0

X:$00 F280

4-15

SCI #1

SCI1

X:$00 F290

4-16

SPI #0

SPI0

X:$00 F2A0

4-17

SPI #1

SPI1

X:$00 F2B0

4-18

COP

COP

X:$00 F2C0

4-19

PLL, OSC

CLKGEN

X:$00 F2D0

4-20

GPIO Port A

GPIOA

X:$00 F2E0

4-21

GPIO Port B

GPIOB

X:$00 F300

4-22

GPIO Port C

GPIOC

X:$00 F310

4-23

SIM

SIM

X:$00 F350

4-24

Power Supervisor

LVI

X:$00 F360

4-25

FM

FM

X:$00 F400

4-26

FlexCAN

FC

X:$00 F800

4-27

Table 4-8 Quad Timer A Registers Address Map

(TMRA_BASE = $00 F040)

Register Acronym

Address Offset

Register Description

TMRA0_CMP1

$0

Compare Register 1

TMRA0_CMP2

$1

Compare Register 2

TMRA0_CAP

$2

Capture Register

TMRA0_LOAD

$3

Load Register

TMRA0_HOLD

$4

Hold Register

TMRA0_CNTR

$5

Counter Register

TMRA0_CTRL

$6

Control Register

TMRA0_SCR

$7

Status and Control Register

TMRA0_CMPLD1

$8

Comparator Load Register 1

Advertising
This manual is related to the following products: