7 interrupt priority register 6 (ipr6), 2 reserved—bits 13–4, Figure 5-9 interrupt priority register 6 (ipr6) – Freescale Semiconductor 56F8122 User Manual

Page 65

Advertising
background image

Register Descriptions

56F8322 Technical Data, Rev. 10.0

Freescale Semiconductor

65

Preliminary

5.6.7

Interrupt Priority Register 6 (IPR6)

Figure 5-9 Interrupt Priority Register 6 (IPR6)

5.6.7.1

Timer C, Channel 0 Interrupt Priority Level (TMRC_0 IPL)—

Bits 15–14

This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2.
They are disabled by default.

00 = IRQ disabled (default)

01 = IRQ is priority level 0

10 = IRQ is priority level 1

11 = IRQ is priority level 2

5.6.7.2

Reserved—Bits 13–4

This bit field is reserved or not implemented. It is read as 0 and cannot be modified by writing.

5.6.7.3

Quadrature Decoder 0, INDEX Pulse Interrupt Priority Level (DEC0_XIRQ

IPL)—Bits 3–2

This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2.
They are disabled by default.

00 = IRQ disabled (default)

01 = IRQ is priority level 0

10 = IRQ is priority level 1

11 = IRQ is priority level 2

5.6.7.4

Quadrature Decoder 0, HOME Signal Transition or Watchdog Timer

Interrupt Priority Level (DEC0_HIRQ IPL)—Bits 1–0

This field is used to set the interrupt priority level for IRQs. This IRQ is limited to priorities 0 through 2.
They are disabled by default.

00 = IRQ disabled (default)

01 = IRQ is priority level 0

10 = IRQ is priority level 1

11 = IRQ is priority level 2

Base + $6

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

Read

TMRC0 IPL

0

0

0

0

0

0

0

0

0

0

DEC0_XIRQ

IPL

DEC0_HIRQ

IPL

Write

RESET

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

Advertising
This manual is related to the following products: