2 features, 3 operating modes – Freescale Semiconductor 56F8122 User Manual

Page 78

Advertising
background image

56F8322 Techncial Data, Rev. 10.0

78

Freescale Semiconductor

Preliminary

6.2 Features

The SIM has the following features:

Flash security feature prevents unauthorized access to code/data contained in on-chip flash memory

Power-saving clock gating for peripherals

Three power modes (Run, Wait, Stop) to control power utilization

— Stop mode shuts down the 56800E core, system clock, and peripheral clock

— Stop mode entry can optionally disable PLL and Oscillator (low power vs. fast restart)

— Wait mode shuts down the 56800E core and unnecessary system clock operation

— Run mode supports full part operation

Controls to enable/disable the 56800E core WAIT and STOP instructions

Controls reset sequencing after reset

Software-initiated reset

Four 16-bit registers reset only by a Power-On Reset usable for general purpose software control

System Control Register

Registers for software access to the JTAG ID of the chip

6.3 Operating Modes

Since the SIM is responsible for distributing clocks and resets across the chip, it must understand the
various chip operating modes and take appropriate action. These are:

Reset Mode, which has two submodes:

— Total Reset Mode

– 56800E Core and all peripherals are reset

— Core-Only Reset Mode

– 56800E Core in reset, peripherals are active
– This mode is required to provide the on-chip Flash interface module time to load data from Flash

into FM registers

Run Mode
This is the primary mode of operation for this device. In this mode, the 56800E controls chip operation.

Debug Mode
The 56800E is controlled via JTAG/EOnCE when in debug mode. All peripherals, except the COP and
PWMs, continue to run. COP is disabled and PWM outputs are optionally switched off to disable any motor
from being driven; see the PWM chapter in the 56F8300 Peripheral User Manual for details.

Wait Mode
In Wait mode, the core clock and memory clocks are disabled. Optionally, the COP can be stopped.
Similarly, it is an option to switch off PWM outputs to disable any motor from being driven. All other
peripherals continue to run.

Stop Mode
56800E, memory and most peripheral clocks are shut down. Optionally, the COP and CAN can be stopped.
For lowest power consumption in Stop mode, the PLL can be shut down. This must be done explicitly before
entering Stop mode, since there is no automatic mechanism for this. The CAN (along with any non-gated
interrupt) is capable of waking the chip up from Stop mode,

but is not fully functional in Stop mode.

Advertising
This manual is related to the following products: