1 reserved—bits 15–14, 3 flexcan enable (can)—bit 12, 4 reserved—bit 11 – Freescale Semiconductor 56F8122 User Manual

Page 88: 5 decoder 0 enable (dec0)—bit 10, 6 reserved—bit 9, 7 quad timer c enable (tmrc)—bit 8, 8 reserved—bit 7, 9 quad timer a enable (tmra)—bit 6

Advertising
background image

56F8322 Techncial Data, Rev. 10.0

88

Freescale Semiconductor

Preliminary

6.5.9.1

Reserved—Bits 15–14

This bit field is reserved or not implemented. It is read as 1 and cannot be modified by writing.

6.5.9.2

Analog-to-Digital Converter A Enable (ADCA)—Bit 13

Each bit controls clocks to the indicated peripheral.

1 = Clocks are enabled

0 = The clock is not provided to the peripheral (the peripheral is disabled)

6.5.9.3

FlexCAN Enable (CAN)—Bit 12

Each bit controls clocks to the indicated peripheral.

1 = Clocks are enabled

0 = The clock is not provided to the peripheral (the peripheral is disabled)

6.5.9.4

Reserved—Bit 11

This bit field is reserved or not implemented. It is read as 1 and cannot be modified by writing.

6.5.9.5

Decoder 0 Enable (DEC0)—Bit 10

Each bit controls clocks to the indicated peripheral.

1 = Clocks are enabled

0 = The clock is not provided to the peripheral (the peripheral is disabled)

6.5.9.6

Reserved—Bit 9

This bit field is reserved or not implemented. It is read as 1 and cannot be modified by writing.

6.5.9.7

Quad Timer C Enable (TMRC)—Bit 8

Each bit controls clocks to the indicated peripheral.

1 = Clocks are enabled

0 = The clock is not provided to the peripheral (the peripheral is disabled)

6.5.9.8

Reserved—Bit 7

This bit field is reserved or not implemented. It is read as 1 and cannot be modified by writing.

6.5.9.9

Quad Timer A Enable (TMRA)—Bit 6

Each bit controls clocks to the indicated peripheral.

1 = Clocks are enabled

0 = The clock is not provided to the peripheral (the peripheral is disabled)

Advertising
This manual is related to the following products: