Switching characteristics - spi control port, Figure 7. spi control port timing, Cs4271 – Cirrus Logic CS4271 User Manual

Page 22

Advertising
background image

CS4271

22

DS592F1

SWITCHING CHARACTERISTICS - SPI CONTROL PORT

(Inputs: logic 0 = AGND, logic 1 = VL)

Notes: 22. t

spi

only needed before first falling edge of CS after RST rising edge. t

spi

= 0 at all other times.

23. Data must be held for sufficient time to bridge the transition time of CCLK.

24. For F

SCK

< 1 MHz

Parameter

Symbol

Min

Max

Unit

SPI Mode

CCLK Clock Frequency.

f

sclk

-

6

MHz

RST Rising Edge to CS Falling.

t

srs

500

-

ns

CCLK Edge to CS Falling.

(Note 22)

t

spi

500

-

ns

CS High Time Between Transmissions.

t

csh

1.0

-

µs

CS Falling to CCLK Edge.

t

css

20

-

ns

CCLK Low Time.

t

scl

82

-

ns

CCLK High Time.

t

sch

82

-

ns

CDIN to CCLK Rising Setup Time.

t

dsu

40

-

ns

CCLK Rising to DATA Hold Time.

(Note 23)

t

dh

15

-

ns

Rise Time of CCLK and CDIN.

(Note 24)

t

r2

-

100

ns

Fall Time of CCLK and CDIN.

(Note 24)

t

f2

-

100

ns

t r2

t f2

t dsu t

dh

t

sch

t scl

CS

CCLK

CDIN

t css

t

csh

t spi

t srs

RST

Figure 7. SPI Control Port Timing

Advertising