Synchronous dram timing (continued) – Texas Instruments TMS320C6712D User Manual

Page 80

Advertising
background image

TMS320C6712D

FLOATINGĆPOINT DIGITAL SIGNAL PROCESSOR

SPRS293A − OCTOBER 2005 − REVISED NOVEMBER 2005

80

POST OFFICE BOX 1443

HOUSTON, TEXAS 77251−1443

SYNCHRONOUS DRAM TIMING (CONTINUED)

ECLKOUT

CE[3:0]

BE[1:0]

EA[21:2]

ED[15:0]

AOE/SDRAS/SSOE†

ARE/SDCAS/SSADS†

AWE/SDWE/SSWE†

MRS value

11

8

12

5

1

MRS

11

8

12

4

1

† ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM

accesses.

Figure 36. SDRAM MRS Command

Advertising