3) timing requirements, Vcc1 = vcc2 = 5 v – Renesas Emulation Pod M306N4T3-RPD-E User Manual

Page 59

Advertising
background image

( 59 / 76 )

Figure 5.3 Timing requirements

* Compared with the actual MCU, this product enters high-impedance state after a 0.5 cycle delay.

Vcc1 = Vcc2 = 5 V

(3) Timing Requirements

Table 5.4 and Figure 5.3 show the timing requirements.

Table 5.4 Timing requirements

Symbol

Item

Actual MCU

[ns]

This product

[ns]

Min.

Max.

Min.

Max.

tsu(DB-RD)

tsu(RDY-BCLK)

tsu(HOLD-BCLK)

th(RD-DB)

th(BCLK-RDY)

th(BCLK-HOLD)

td(BCLK-HLDA)

Data input setup time

RDY* input setup time

HOLD* input setup time

Data input hold time

RDY* input hold time

HOLD* input hold time

HLDA* output delay time

40

30

40

0

0

0

40

55

45

55

See left

See left

See left

Common to "with wait" and "no-wait" (this product)

Common to "with wait" and "no-wait" (actual MCU)

See left

Advertising