Figure 7-8, Product preview, Figure 7-8. power-up timing – Texas Instruments TMS320C6454 User Manual

Page 121

Advertising
background image

www.ti.com

PRODUCT PREVIEW

CLKIN1

PCLK

RESET

RESETSTAT

SYSREFCLK (PLL1C)

Z Group

POR

SYSCLK3

SYSCLK4

SYSCLK5

AECLKOUT (Internal)

Boot and Device

Configuration Pins

Low Group

High Group

CLKIN2

Internal Reset PLL2C

SYSREFCLK (PLL2C)

SYSCLK1 (PLL2C)

SYSCLK2

5

9

7

8

Undefined

Undefined

Low

High-Z

Undefined

High

PLL2 Unlocked

PLL2 Locked

(A)

PLL2 Unlocked

Clock Valid

Undefined

Undefined

Undefined

Clock Valid

(B)

Power Supplies Ramping

Power Supplies Stable

TMS320C6454

Fixed-Point Digital Signal Processor

SPRS311A – APRIL 2006 – REVISED DECEMBER 2006

A.

SYSREFCLK of the PLL2 controller runs at CLKIN2 ×10.

B.

SYSCLK1 of PLL2 controller runs at SYSREFCLK/2 (default).

C.

Power supplies, CLKIN1, CLKIN2 (if used), and PCLK (if used) must be stable before the start of t

w(POR)

.

Figure 7-8. Power-Up Timing

Submit Documentation Feedback

C64x+ Peripheral Information and Electrical Specifications

121

Advertising