Error control, Loopback, Start – Altera Arria V GT FPGA User Manual

Page 39: Stop, Error control –17 loopback –17 start –17 stop –17

Advertising
background image

Chapter 6: Board Test System

6–17

Using the Board Test System

November 2012

Altera Corporation

Arria V GT FPGA Development Kit

User Guide

LF

HSMB—lowest frequency divide-by-32 data pattern.

1

Settings HF1, HF2, HF3, LF are for transmit observation only.

The following data types are available for CMOS analysis:

PRBS3

—Selects pseudo-random 3-bit sequences for HSMB x3 CMOS.

PRBS80

—Selects pseudo-random 80-bit sequences for FMC x80 CMOS.

Error Control

This control displays data errors detected during analysis and allows you to insert
errors:

Detected errors

—Displays the number of data errors detected in the hardware.

Inserted errors

—Displays the number of errors inserted into the transmit data

stream.

Insert Error

—Inserts a one-word error into the transmit data stream each time you

click the button. Insert Error is only enabled during transaction performance
analysis.

Clear

—Resets the Detected errors and Inserted errors counters to zeros.

Word error rate

—Detected word errors/total received words.

Loopback

These controls display current transaction performance analysis information collected
since you last clicked Start:

TX

and RX performance bars—Show the percentage of maximum theoretical data

rate that the requested transactions are able to achieve.

Tx (MBps)

and Rx (MBps)—Show the number of bytes of data analyzed per

second.

Start

The Start control initiates transaction performance analysis.

Stop

The Stop control terminates transaction performance analysis.

Advertising
This manual is related to the following products: