Programming platform flash prom via usb, Generating the fpga configuration bitstream file – Xilinx MIcroblaze Development Spartan-3E 1600E User Manual

Page 32

Advertising
background image

30

MicroBlaze Development Kit Spartan-3E 1600 Edition User Guide

www.xilinx.com

UG257 (v1.1) December 5, 2007

Chapter 4:

FPGA Configuration Options

R

Programming Platform Flash PROM via USB

The on-board USB-JTAG circuitry also programs the two Xilinx XCF04S serial Platform

Flash PROM. The steps provided in this section describe how to set up the PROM file and

how to download it to the board to ultimately program the FPGA.

Generating the FPGA Configuration Bitstream File

Before generating the PROM file, create the FPGA bitstream file. The FPGA provides an

output clock, CCLK, when loading itself from an external PROM. The FPGA’s internal

CCLK oscillator always starts at its slowest setting, approximately 1.5 MHz. Most external

PROMs support a higher frequency. Increase the CCLK frequency as appropriate to reduce

the FPGA’s configuration time. The Xilinx XCF04S Platform Flash supports a 25 MHz

CCLK frequency.
Right-click Generator Programming File in the Processes pane, as shown in

Figure 4-10

. Left-click Properties.

Figure 4-9:

iMPACT Programming Succeeded, the FPGA’s DONE Pin is High

UG257_09_061206

Advertising