14 los/ais mode enable register (0dh), 15 automatic taos register (0eh), 16 global control register (0fh) – Cirrus Logic CS61880 User Manual

Page 37: Table 11. jitter attenuator position selection, Automatic taos, Register (0eh), Los/ais mode enable regis, Ter (0dh), Los/ais mode enable register, 0dh)

Advertising
background image

CS61880

DS450PP3

37

14.14 LOS/AIS Mode Enable Register (0Dh)

14.15 Automatic TAOS Register (0Eh)

14.16 Global Control Register (0Fh)

BIT

NAME

Description

[7:0]

LAME 7-0 Setting bit n to “1” enables ETSI 300 233 compliant LOS/AIS for channel n; setting bit n to “0”

enables ITU G.775 compliant LOS/AIS for channel n. Register bits default to 00h after
power-up or reset.

BIT

NAME

Description

[7:0]

ATAO 7-0

Setting bit n to “1” enables automatic TAOS generation on channel n when LOS is detected.
Register bits default to 00h after power-up or reset.

BIT

NAME

Description

This register is the global control for the AWG Auto-Increment, Automatic AIS insertion,
encoding/decoding and the jitter attenuators location, FIFO length and corner frequency for
all eight channels. Register bits default to 00h after power-up or reset.

[7]

AWG Auto-

Increment

The AWG Auto-Increment bit indicates whether to auto-increment the

AWG Phase Address

Register (17h)

(See Section 14.24 on page 39) after each access. Thus, when this bit is set,

the phase samples address portion of the address register increments after each read or
write access. This bit must be set before any bit in the AWG Enable register is set, if this
function is required.

[6]

RAISEN

On LOS, this bit controls the automatic AIS insertion into all eight receiver paths.
0 = Disabled
1 = Enabled

[5]

RSVD

RESERVED (This bit must be set to 0.)

[4]

CODEN

Line encoding/decoding Selection
0 = HDB3

1 = AMI

[3]

FIFO

LENGTH

Jitter Attenuator FIFO length Selection
0 = 32 bits
1 = 64 bits

[2]

JACF

Jitter Attenuator Corner Frequency Selection
0 = 1.25 Hz

1 = 2.50 Hz

[1:0]

JASEL [1:0]

These bits select the position of the Jitter Attenuator.

Table 11. Jitter Attenuator Position Selection

JASEL 1

JASEL 0

POSITION

0

0

Disabled

0

1

Transmit Path

1

0

Disabled

1

1

Receive Path

Advertising