3 register descriptions, 1 register summary, Register descriptions – AMD Geode SC1201 User Manual

Page 333: Table 7-5, Table 7-6

Advertising
background image

AMD Geode™ SC1200/SC1201 Processor Data Book

333

Video Processor Module - Register Summary

32579B

7.3

Register Descriptions

The register space for accessing and configuring the Video
Processor is located in the Core Logic Chipset Register
Space (F0-F5). The Chipset Register Space is accessed
via the PCI interface using the PCI Type One Configuration
Mechanism (see Section 6.3.1 "PCI Configuration Space
and Access Methods" on page 175).

7.3.1

Register Summary

The tables in this subsection summarize the registers of
the Video Processor. Included in the tables are the regis-
ter’s reset values and page references where the bit for-
mats are found.

Table 7-5. F4: PCI Header Registers for Video Processor Support Summary

F4 Index

Width

(Bits)

Type

Name

Reset

Value

Reference

(Table 7-8)

00h-01h

16

RO

Vendor Identification Register

100Bh

Page 336

02h-03h

16

RO

Device Identification Register

0504h

Page 336

04h-05h

16

R/W

PCI Command Register

0000h

Page 336

06h-07h

16

RO

PCI Status Register

0280h

Page 336

08h

8

RO

Device Revision ID Register

01h

Page 336

09h-0Bh

24

RO

PCI Class Code Register

030000h

Page 336

0Ch

8

RO

PCI Cache Line Size Register

00h

Page 336

0Dh

8

RO

PCI Latency Timer Register

00h

Page 336

0Eh

8

RO

PCI Header Type Register

00h

Page 336

0Fh

8

RO

PCI BIST Register

00h

Page 336

10h-13h

32

R/W

Base Address Register 0 (F4BAR0). Sets the base address for the
memory-mapped Video Configuration Registers within the Video
Processor. Refer to Table 7-9 on page 338 for programming infor-
mation regarding the register offsets accessed through this regis-
ter.

00000000h

Page 336

14h-17h

32

R/W

Base Address Register 1 (F4BAR1). Reserved.

00000000h

Page 336

18h-1Bh

32

R/W

Base Address Register 2 (F4BAR2). Sets the base address for the
memory-mapped VIP (Video Interface Port) Registers (summa-
rized in Table 7-10 on page 359).

00000000h

Page 336

1Ch-2Bh

--

--

Reserved

00h

Page 336

2Ch-2Dh

16

RO

Subsystem Vendor ID

100Bh

Page 336

2Eh-2Fh

16

RO

Subsystem ID

0504h

Page 336

30h-3Bh

--

--

Reserved

00h

Page 336

3Ch

8

R/W

Interrupt Line Register

00h

Page 336

3Dh

8

R/W

Interrupt Pin Register

03h

Page 337

3Eh-FFh

---

---

Reserved

00h

Page 337

Table 7-6. F4BAR0: Video Processor Configuration Registers Summary

F4BAR0+

Memory

Offset

Width

(Bits)

Type

Name

Reset

Value

Reference

(Table 7-9)

00h-03h

32

R/W

Video Configuration Register

00000000h

Page 338

04h-07h

32

R/W

Display Configuration Register

x0000000h

Page 339

08h-0Bh

32

R/W

Video X Position Register

00000000h

Page 340

0Ch-0Fh

32

R/W

Video Y Position Register

00000000h

Page 340

10h-13h

32

R/W

Video Upscaler Register

00000000h

Page 341

14h-17h

32

R/W

Video Color Key Register

00000000h

Page 341

18h-1Bh

32

R/W

Video Color Mask Register

00000000h

Page 341

1Ch-1Fh

32

R/W

Palette Address Register

xxxxxxxxh

Page 342

20h-23h

32

R/W

Palette Data Register

xxxxxxxxh

Page 342

24h-27h

32

RO

Reserved

---

Page 342

Advertising
This manual is related to the following products: