Block diagram – Samsung S3C2440A User Manual

Page 6

Advertising
background image

S3C2440A RISC MICROPROCESSOR

PRODUCT OVERVIEW

1-5

BLOCK DIAGRAM

ARM920T

ARM9TDMI

Processor core

(Internal Embedded ICE)

DD[31:0]

WriteBack

PA Tag

RAM

Data

MMU

C13

DVA[31:0]

DVA[31:0]

Instruction

CACHE

(16KB)

Instruction

MMU

External

Coproc

Interface

C13

ID[31:0]

IPA[31:0]

IVA[31:0]

CP15

Write

Buffer

AMBA

Bus

I/F

JTAG

Data

CACHE

(16KB)

WBPA[31:0]

DPA[31:0]

Bridge & DMA (4Ch)

Clock Generator

(MPLL)

A
H
B

B
U
S

Memory CONT.

SRAM/NOR/SDRAM

BUS CONT.

Arbitor/Decode

Power

Management

Interrupt CONT.

USB Host CONT.

ExtMaster

LCD

DMA

LCD

CONT.

A
P
B

B
U
S

I2C

GPIO

I2S

RTC

SPI

ADC

SDI/MMC

USB Device

Watchdog

Timer

BUS CONT.

Arbitor/Decode

Timer/PWM

0 ~ 3, 4(Internal)

SPI 0, 1

UART 0, 1, 2

NAND Ctrl.

NAND Flash Boot

Loader

Camera

Interface

AC97

Figure 1-1. S3C2440A Block Diagram

Advertising