List of figures – ADLINK aTCA-N700 User Manual

Page 6

Advertising
background image

aTCA-N700 HW Users Guide

List of Figures

Figure 3-1 aTCA-N700 Front Panel .......................................................................................12
Figure 4-1 aTCA-N700 ...........................................................................................................16
Figure 4-2 Configurable Component Locations......................................................................17
Figure 4-3 CPLD JTAG Header ...........................................................................................18
Figure 4-4 COP Header .......................................................................................................18
Figure 4-5 Standalone Mode Selector Header.......................................................................18
Figure 4-6 In/Ejector handle (bottom side) .............................................................................22
Figure 4-7 Plugging the Board ...............................................................................................22
Figure 5-1 aTCA-N700 Architecture with optional RTMs .......................................................24
Figure 6-1 Network Processor Subsystem.............................................................................26
Figure 6-2 CN68XX Internal Blocks .......................................................................................27
Figure 6-3 CN6880 DRAM Memory .......................................................................................27
Figure 6-4 Boot Memories ......................................................................................................28
Figure 6-5 Data Path Interface ...............................................................................................29
Figure 6-6 Mezzanine Board Interface ...................................................................................29
Figure 6-7 Mezzanine Board Connector ................................................................................29
Figure 6-8 Host Interface – PCIe............................................................................................30
Figure 6-9 Host Interface - Ethernet.......................................................................................30
Figure 6-10 Console Port Connection ....................................................................................31
Figure 6-11 TWSI (I2C) Connection.......................................................................................31
Figure 6-12 External clock to CN6880 requirements .............................................................33
Figure 7-1 Switch Port Connections .......................................................................................35
Figure 7-2 Switch Reset Requirements..................................................................................36
Figure 7-3 Switch LED_DATA0 Format .................................................................................37
Figure 8-1 Control Plane Subsystem .....................................................................................41
Figure 8-2 P2041 Internal Blocks (from datasheet) ...............................................................42
Figure 8-3 P2041 DDR3 Interface..........................................................................................43
Figure 8-4 Host Interface – PCI-e ..........................................................................................44
Figure 8-5 P2041 I2C Interface ..............................................................................................45
Figure 8-6 P2041 UART Interface..........................................................................................46
Figure 8-7 P2041 SPI Interface ..............................................................................................48
Figure 8-8 P2041 Local Bus (EBI) Interface...........................................................................49
Figure 8-9 Ethernet Control Plane Interconnections ..............................................................50
Figure 9-1 IPMC Block ...........................................................................................................53
Figure 9-2 Blade Reset Signals..............................................................................................61
Figure 9-3 Cold Reset Procedure...........................................................................................62
Figure 9-4 Deactivate Procedure ...........................................................................................62
Figure 9-5 Activate Procedure................................................................................................63
Figure 9-6 RTM Deactivate Procedure...................................................................................63
Figure 9-7 RTM Activate Procedure.......................................................................................64
Figure 9-8 Shutdown Procedure ............................................................................................65
Figure 9-9 RTM Shutdown Procedure....................................................................................65
Figure 9-10 Hot Swap Procedure ...........................................................................................66
Figure 9-11 RTM Hot Swap Procedure ..................................................................................67
Figure 10-1 Power Distribution ...............................................................................................71
Figure 10-2 Power Sequencing ..............................................................................................72
Figure 11-1 IPMC and CPLD Clocks......................................................................................73
Figure 11-2 Clocks for NPUs, LMP, and Switch Fabric .........................................................74
Figure 12-1 Faceplate and component placement.................................................................75
Figure 12-2 PCB layer stack-up (preliminary) ........................................................................76

Advertising