Intel 80960HD User Manual

Page 58

Advertising
background image

80960HA/HD/HT

58

Datasheet

Figure 33. Non-Burst, Non-Pipelined Read Request with Wait States

ADS

A31:2, BE3:0

W/R

BLAST

DT/R

DEN

WAIT

D31:0,

CLKIN

A

3

2

1

D

1

In

Valid

Valid

A

DP3:0

PCHK

NOTE:

Bits 31-30, 27-25, 13, and 5 are reserved.

Burst

Bus

Width

Odd

Parity

N

XDA

N

WDD

N

WAD

N

RDD

29

28

21

24

23-22

20

12-8

19-16

15-14

7-6

4-0

Disabled

0

OFF

0

1

0001

X

xx

X

x

Enabled

1

X

xx

X

xxxxx

X

xx

Disabled

0

3

00011

Function

Bit

Value

External

Ready

Control

Pipe-

Lining

Parity

Enable

N

RAD

PMCON

D/C, SUP,

LOCK, CT3:0

Advertising
This manual is related to the following products: