Aigate signal, Figure 4-22. convert* output signal timing, Aigate signal -33 – National Instruments VXI-MIO Series User Manual

Page 79: Figure 4-22. convert* output signal timing -33

Advertising
background image

Chapter 4 Signal Connections

National Instruments Corporation

4-33

VXI-MIO Series User Manual

Figure 4-22.

CONVERT* Output Signal Timing

The ADC switches to hold mode within 60 ns of the selected edge. This

hold-mode delay time is a function of temperature and does not vary
from one conversion to the next. Separate the CONVERT* pulses by at
least one conversion period.

The sample interval counter on the VXI-MIO Series module normally

generates the CONVERT* signal unless you select some external
source. The STARTSCAN signal starts the counter and the counter
continues to count down and reload itself until the scan is finished. It
then reloads itself in readiness for the next STARTSCAN pulse.

A/D conversions generated by either an internal or external

CONVERT* signal are inhibited unless they occur within a data
acquisition sequence. Scans occurring within a data acquisition
sequence may be gated by either the hardware (AIGATE) signal or
software command register gate.

AIGATE Signal

Any PFI pin can externally input the AIGATE signal, which is not

available as an output on the I/O connector. The AIGATE signal can
mask off scans in a data acquisition sequence. You can configure the
PFI pin you select as the source for the AIGATE signal in either the
level-detection or edge-detection mode. You can configure the polarity
selection for the PFI pin for either active high or active low.

In the level-detection mode if AIGATE is active, the STARTSCAN

signal is masked off and no scans can occur. In the edge-detection
mode, the first active edge disables the STARTSCAN signal, and the
second active edge enables STARTSCAN.

The AIGATE signal can neither stop a scan in progress nor continue a

previously gated-off scan; in other words, once a scan has started,

t

w

t

w

= 50-100 ns

Advertising