Section 5.15 – Texas Instruments TMS320C674X User Manual

Page 98

Advertising
background image

EMAC Module Registers

www.ti.com

5.15 Receive Interrupt Mask Set Register (RXINTMASKSET)

The receive interrupt mask set register (RXINTMASKSET) is shown in

Figure 53

and described in

Table 52

.

Figure 53. Receive Interrupt Mask Set Register (RXINTMASKSET)

31

16

Reserved

R-0

15

14

13

12

11

10

9

8

RX7THRESHMASK

RX6THRESHMASK

RX5THRESHMASK

RX4THRESHMASK

RX3THRESHMASK

RX2THRESHMASK

RX1THRESHMASK

RX0THRESHMASK

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

7

6

5

4

3

2

1

0

RX7MASK

RX6MASK

RX5MASK

RX4MASK

RX3MASK

RX2MASK

RX1MASK

RX0MASK

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

R/W1S-0

LEGEND: R/W = Read/Write; R = Read only; W1S = Write 1 to set (writing a 0 has no effect); -n = value after reset

Table 52. Receive Interrupt Mask Set Register (RXINTMASKSET) Field Descriptions

Bit

Field

Value

Description

31-16

Reserved

0

Reserved

15

RX7THRESHMASK

0-1

Receive channel 7 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

14

RX6THRESHMASK

0-1

Receive channel 6 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

13

RX5THRESHMASK

0-1

Receive channel 5 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

12

RX4THRESHMASK

0-1

Receive channel 4 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

11

RX3THRESHMASK

0-1

Receive channel 3 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

10

RX2THRESHMASK

0-1

Receive channel 2 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

9

RX1THRESHMASK

0-1

Receive channel 1 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

8

RX0THRESHMASK

0-1

Receive channel 0 threshold mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

7

RX7MASK

0-1

Receive channel 7 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

6

RX6MASK

0-1

Receive channel 6 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

5

RX5MASK

0-1

Receive channel 5 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

4

RX4MASK

0-1

Receive channel 4 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

3

RX3MASK

0-1

Receive channel 3 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

2

RX2MASK

0-1

Receive channel 2 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

1

RX1MASK

0-1

Receive channel 1 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

0

RX0MASK

0-1

Receive channel 0 mask set bit. Write 1 to enable interrupt; a write of 0 has no effect.

98

EMAC/MDIO Module

SPRUFL5B – April 2011

Submit Documentation Feedback

© 2011, Texas Instruments Incorporated

Advertising