Test bit stream generator, 1 pin descriptions, 2 tbs architecture – Cirrus Logic CS5376A User Manual

Page 64: 3 tbs configuration, Figure 34. test bit stream generator block diagram, Tbs data values. see “test bit stream generator, Cs5376a

Advertising
background image

CS5376A

64

DS612F4

17.TEST BIT STREAM GENERATOR

The CS5376A test bit stream (TBS) generator cre-
ates sine wave

∆Σ bit stream data to drive an exter-

nal test DAC. The TBS digital output can also be
internally connected to the MDATA inputs for
loopback testing of the digital filter.

17.1 Pin Descriptions

TBSDATA - Pin 9

Test bit stream 1-bit

∆Σ data output.

TBSCLK - Pin 8

Test bit stream clock output. Not used by the
CS4373A test DAC.

17.2 TBS Architecture

The test bit stream generator consists of a data in-
terpolator and a digital

∆Σ modulator. It receives

periodic 24-bit data from the digital filter to create
a 1-bit

∆Σ data output on the TBSDATA pin. It also

creates a clock signal at the data rate, output to the
TBSCLK pin.

The TBS input data from the digital filter is scaled
by the TBSGAIN register (0x2B). Maximum stable
amplitude is 0x04FFFF, with 0x04B8F2 approxi-
mately full scale for the CS4373A test DAC. The

full scale 1-bit

∆Σ output from the TBS generator is

defined as 25% minimum and 75% maximum
one’s density.

17.3 TBS Configuration

Configuration options for the TBS generator are set
through the TBSCFG register (0x2A). Gain scaling
of the TBS generator output is set by the TBSGAIN
register (0x2B).

Interpolation Factor - INTP[7:0]

Selects how many times the interpolator uses a data
point when generating the output bit stream. Inter-
polation is zero based and represents one greater
than the programmed register value.

Clock Rate - RATE[2:0]

Selects the TBSDATA and TBSCLK output rate.

Synchronization - TSYNC

Enables synchronization of the TBS output phase
to the MSYNC signal.

Clock Delay - CDLY[2:0]

Programs a fractional delay for TBSCLK with a 1/8
clock period resolution.

Digital

∆Σ Modulator

24-bit

1-bit

TBSDATA

Digital Filter

TBSGAIN Register

24-bit

Figure 34. Test Bit Stream Generator Block Diagram

Data Bus

TBSCLK

Clock Generation

TBSCFG Register

Advertising