2 block diagram of input capture, Block diagram of input capture – FUJITSU F2MCTM-16LX User Manual
Page 230

214
CHAPTER 13 16-Bit I/O TIMER
13.2.2
Block Diagram of Input Capture
The input capture consist of the following blocks:
■
Block Diagram of Input Capture
Figure 13.2-3 Block Diagram of Input Capture Unit 0
EG20
EG21
EG30
EG31
ICE2
2
2
EG00
EG01
EG10
EG11
ICE0
ICE1
ICP0
ICP1
ICE3
ICP2
ICP3
IEI2
IEI3
ICUS0
ICUS1
IEI0
IEI1
2
2
IN1
LIN-UART1
LIN-UART0
IN0
IN3
IN2
Input capture data register 0 (IPCP0)
Pin
Pin
Pin
Pin
Input capture data register 1 (IPCP1)
Input capture control
status register (ICS01)
Input capture control
status register (ICS23)
Input capture
interrupt request
In
te
rnal dat
a b
u
s
Input capture edge
register (ICE23)
16-bit free-run timer
Input capture data register 3 (IPCP3)
Input capture data register 2 (IPCP2)
Edge detection circuit
Input capture edge register (ICE01)
Edge detection circuit