Section 3.12 – Texas Instruments TMS320DM36X User Manual

Page 68

Advertising
background image

EMAC Control Module Registers

www.ti.com

3.12 EMAC Control Module Miscellaneous Interrupt Status Register (EWMISCSTAT)

The miscellaneous interrupt status register (EWMISCSTAT) is shown in

Figure 23

and described in

Table 19

.

Figure 23. EMAC Control Module Miscellaneous Interrupt Status Register (CMMISCINTSTAT)

31

16

Reserved

R-0

15

4

3

2

1

0

Reserved

STATPENDINTSTAT

HOSTPENDINTSTAT

LINKINTSTAT

USERINTSTAT

R-0

R-0

R-0

R-0

R-0

LEGEND: R = Read only; -n = value after reset

Table 19. EMAC Control Module Miscellaneous Interrupt Status Register (CMMISCINTSTAT)

Field Descriptions

Bit

Field

Value

Description

31-4

Reserved

0

Reserved

3

STATPENDINTSTAT

EMAC module statistics interrupt (STATPEND) status.

0

EMAC module statistics interrupt (STATPEND) is not pending.

1

EMAC module statistics interrupt (STATPEND) is pending.

2

HOSTPENDINTSTAT

EMAC module host error interrupt (HOSTPEND) status.

0

EMAC module host error interrupt (HOSTPEND) is not pending.

1

EMAC module host error interrupt (HOSTPEND) is pending.

1

LINKINTSTAT

MDIO module link change interrupt (LINKINT) status.

0

MDIO module link change interrupt (LINKINT) is not pending.

1

MDIO module link change interrupt (LINKINT) is pending.

0

USERINTSTAT

MDIO module user interrupt (USERINT) status.

0

MDIO module user interrupt (USERINT) is not pending.

1

MDIO module user interrupt (USERINT) is pending.

68

Ethernet Media Access Controller (EMAC)/Management Data Input/Output

SPRUFI5B – March 2009 – Revised December 2010

(MDIO)

Submit Documentation Feedback

© 2009–2010, Texas Instruments Incorporated

Advertising