Ram: 2-port ip core references, Ram: 2-port ip core references -1 – Altera MAX 10 Embedded Memory User Manual

Page 29

Advertising
background image

RAM: 2-PORT IP Core References

5

2015.05.04

UG-M10MEMORY

Subscribe

Send Feedback

The RAM: 2-PORT IP core implements the simple dual-port RAM and true dual-port RAM memory

modes.

Figure 5-1: RAM: 2-Port IP Core Signals With the One Read Port and One Write Port, and Single Clock

Options Enabled

data[]

wren

rdaddress[]

rden

wr_addressstall

clock
enable

q[]

aclr

wraddress[]

byteena_a[]

rd_addressstall

©

2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are

trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as

trademarks or service marks are the property of their respective holders as described at

www.altera.com/common/legal.html

. Altera warrants performance

of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any

products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,

product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device

specifications before relying on any published information and before placing orders for products or services.

ISO

9001:2008

Registered

www.altera.com

101 Innovation Drive, San Jose, CA 95134

Advertising