Stratix iv gx fpga clock inputs, Stratix iv gx fpga clock inputs –22 – Altera Stratix IV GX FPGA Development Board User Manual

Page 30

Advertising
background image

2–22

Chapter 2: Board Components

Clock Circuitry

Stratix IV GX FPGA Development Board, 530 Edition Reference Manual

November 2010

Altera Corporation

Stratix IV GX FPGA Clock Inputs

The development board has two types of clock inputs: global clock inputs and
transceiver reference clock inputs.

Figure 2–6

shows the Stratix IV GX FPGA

Development Board, 530 Edition global clock inputs. The development board’s
transceiver reference clock inputs are shown in

Figure 2–7

.

Figure 2–6. Stratix IV GX FPGA Development Board, 530 Edition Global Clock Inputs

B1

B2

B3

B4

B6

B5

B8

B7

CLK2p

CLK3p

CLKIN_50

HS

MA

_CLK

_IN0

2.

5V

, NO

O

C

T

2.

5V

, NO

O

C

T

REFCLK INPUT

SMA

SMA

LVPECL or

Single-Ended

2-to-4 buffer

100 M*

CLK_SEL

CLK

INR

T

_100_P

CLK

IN

LT

_100_P

CLKINTOP_100_P

CLKINBOT_100_P

DIPSW

SW4-5

To REFCLK

Clock Inputs

CLK1p

CLK0p

CLK9p

CLK8p

C

LK

10p

C

LK

11p

CLK7p

CLK6p

CLK4p

CLK5p

CLK13p

CLK12p

CLK14p

CLK15p

PLL

B2

PLL

B1

PLL

T2

PLL

T1

PLL

L3

PLL

L4

PLL

L1

PLL

L2

PLL

R3

PLL

R4

PLL

R1

PLL

R2

H

S

MA

_CLK

_IN_P

2

LV

DS

, O

C

T

100

Ω

CLK

_125_P

LV

D

S

, D

iffe

re

nti

al

OC

T

HS

MB

_CLK

_IN0

2.

5V

, NO

O

C

T

CLKINBOT_100_P

LVDS, Differential OCT

H

S

MA

_CLK

_IN_P

1

LV

DS

, O

C

T

100

Ω

H

S

MB

_CLK

_IN_P

1

LV

DS

, O

C

T

100

Ω

H

S

MB

_CLK

_IN_P

2

LV

DS

, O

C

T

100

Ω

CLKINTOP_100_P

LVDS, Differential OCT

*The 100 MHz oscillator (X6) can be programmed
to any frequency between 20 MHz and 810 MHz
but powers up to 100 MHz using the clock control
GUI installed with the kit CD.

Advertising