Table 4.1 pci to scsi configuration register map, Pci to scsi configuration register map, Table 4.1 – Avago Technologies LSI53C876E User Manual
Page 96
Advertising

4-2
Registers
Table 4.1
PCI to SCSI Configuration Register Map
31
16 15
0
Not Supported
Base Address Register Zero (I/O)
SCSI Operating Registers
Base Address Register One (Memory)
bits [31:0] SCSI Operating Registers
Base Address Register Two (Memory)
Not Supported
0x1C
Not Supported
0x20
Not Supported
0x24
Reserved
0x28
Reserved
Reserved
0x38
1. Each SCSI function contains the same register set with identical default values. One exception is
the Interrupt Pin register.
Note: Shaded areas are reserved or represent the LSI53C876E capabilities.
Advertising