Digilent 6003-410-000P-KIT User Manual
Page 48
Advertising

48
XUP Virtex-II Pro Development System
UG069 (v1.0) March 8, 2005
Chapter 2: Using the System
R
43
EXP_IO_36
U1
J5.32
LVTTL
45
EXP_IO_37
V1
J5.33
LVTTL
47
EXP_IO_38
T5
J5.34
LVTTL
49
EXP_IO_39
T6
J5.35
LVTTL
51
VCC3V3
–
J5.3 J6.3
–
53
VCC3V3
–
J5.3 J6.3
–
55
VCC3V3
–
J5.3 J6.3
–
57
VCC5V0
–
J5.2 J6.2
–
59
VCC5V0
–
J5.2 J6.2
–
2
GND
–
J5.1 J6.1
–
4
GND
–
J5.1 J6.1
–
6
GND
–
J5.1 J6.1
–
8
GND
–
J5.1 J6.1
–
10
GND
–
J5.1 J6.1
–
12
GND
–
J5.1 J6.1
–
14
GND
–
J5.1 J6.1
–
16
GND
–
J5.1 J6.1
–
18
GND
–
J5.1 J6.1
–
20
GND
–
J5.1 J6.1
–
22
GND
–
J5.1 J6.1
–
24
GND
–
J5.1 J6.1
–
26
GND
–
J5.1 J6.1
–
28
GND
–
J5.1 J6.1
–
30
GND
–
J5.1 J6.1
–
32
GND
–
J5.1 J6.1
–
34
GND
–
J5.1 J6.1
–
36
GND
–
J5.1 J6.1
–
38
GND
–
J5.1 J6.1
–
40
GND
–
J5.1 J6.1
–
42
GND
–
J5.1 J6.1
–
44
GND
–
J5.1 J6.1
–
Table 2-11:
Upper Middle Expansion Header Pinout (Continued)
J2|
Pin
Signal
FPGA
Pin
Digilent
EXP Pin
IO Type
Advertising