Table 4.10 additional interface signals, Additional interface signals – Avago Technologies LSI8751D User Manual

Page 110

Advertising
background image

4-18

Signal Descriptions

Table 4.10

describes the Additional Interface Signals group.

Table 4.10

Additional Interface Signals

Name

Pin No.

LSI53C875,

LSI53C875J,

LSI53C875N,

LSI53C875JB

Type

Description

TESTIN
(Not available
on LSI53C875J,
LSI53C875JB)

57, NA/74/NA

I

Test In. When this pin is driven LOW, the LSI53C875
connects all inputs and outputs to an “AND tree.” The SCSI
control signals and data lines are not connected to the
“AND tree.” The output of the “AND tree” is connected to
the Test Out pin. This allows manufacturers to verify chip
connectivity and determine exactly which pins are not
properly attached. When the TESTIN pin is driven LOW,
internal pull-ups are enabled on all input, output, and
bidirectional pins, all outputs and bidirectional signals will
be 3-stated, and the MAC/_TESTOUT pin will be enabled.
Connectivity can be tested by driving one of the LSI53C875
pins LOW. The MAC/_TESTOUT pin should respond by
also driving LOW.

GPIO0_
FETCH/

53/70/N5

I/O

General Purpose I/O pin. Optionally, when driven LOW,
this pin indicates that the next bus request will be for an
opcode fetch. This pin powers up as a general purpose
input.
This pin has two specific purposes in the LSI Logic SDMS
software. SDMS software uses it to toggle SCSI device
LEDs, turning on the LED whenever the LSI53C875 is on
the SCSI bus. SDMS software drives this pin LOW to turn
on the LED, or drives it HIGH to turn off the LED. This
signal can also be used as data I/O for serial EEPROM
access. In this case it is used with the GPIO0 pin, which
serves as a clock, and the pin can be controlled from PCI
configuration register 0x35 or observed from the

General

Purpose (GPREG)

operating register, at address 0x07.

GPIO1_
MASTER/

54/71/K6

I/O

General Purpose I/O pin. Optionally, when driven LOW,
indicates that the LSI53C875 is bus master. This pin
powers up as a general purpose input.
LSI Logic SDMS software supports use of this signal in
serial EEPROM applications, when enabled, in
combination with the GPIO0 pin. When this signal is used
as a clock for serial EEPROM access, the GPIO1 pin
serves as data, and the pin is controlled from PCI
configuration register 0x35.

Advertising
This manual is related to the following products: