Avago Technologies LSI8751D User Manual
Page 275
Advertising

PCI and External Memory Interface Timing Diagrams
7-39
Figure 7.24 Write Cycle, Normal/Fast Memory (
≥
64 Kbyte), Multiple Byte Access
(Cont.)
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
CLK
(Driven by System)
FRAME/
(Driven by Master)
AD
(Driven by Master-Addr;
C_BE/
(Driven by Master)
LSI53C875-Data)
PAR
(Driven by Master-Addr;
LSI53C875-Data)
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C875)
STOP/
(Driven by LSI53C875)
DEVSEL/
(Driven by LSI53C875)
MAD
(Driven by LSI53C875)
GPIO2_MAS2/
(Driven by LSI53C875)
MAS1/
(Driven by LSI53C875)
MAS0/
(Driven by LSI53C875)
MOE/
(Driven by LSI53C875)
MCE/
(Driven by LSI53C875)
MWE/
(Driven by LSI53C875)
In
Low Order
Address
Data
Out
33
Data In
Byte Enable
Advertising
This manual is related to the following products: